

# STM32F4xx Porting Overview

Release: 4.0.1 Febuary, 10, 2014



Bluetooth and the Bluetooth logos are trademarks owned by Bluetooth SIG, Inc., USA and licensed to Stonestreet One, LLC. Bluetopia<sup>®</sup>, Stonestreet One<sup>™</sup>, and the Stonestreet One logo are registered trademarks of Stonestreet One, LLC, Louisville, Kentucky, USA. All other trademarks are property of their respective owners.

Copyright © 2000-2014 by Stonestreet One, LLC. All rights reserved.



## **Table of Contents**

| 1.                               | Intr | oduction                                    | . 2 |  |
|----------------------------------|------|---------------------------------------------|-----|--|
| 2. Configuring the HCI transport |      |                                             |     |  |
|                                  |      | Interrupt Driver configuration              |     |  |
|                                  | 2.2  | Additional DMA configurations               | . 3 |  |
|                                  |      | Ifiguring the Platform                      |     |  |
| 4.                               | File | Distributions                               | . 4 |  |
|                                  |      | HCI Transport configuration Header File     |     |  |
|                                  |      | HCI Transport DMA configuration Header File |     |  |
|                                  |      | Platform Configuration Header File          |     |  |

## 1. Introduction

This version of Bluetopia has been pre-ported to work on the STM3240G development platform for the ST Microelectronics STM32F4xx processors. This document describes how to modify the configuration files to a support a different platform or to simply change the UART and pin mapping that is used for the HCI transport and console interfaces.

## 2. Configuring the HCI transport

#### 2.1 Interrupt Driver configuration

All relevant settings for the HCI UART are contained within "HCITRCFG.h" in the "Bluetopia\hcitrans" directory. This file contains the port and signal configuration as well as a few compiler settings.

The Port settings are as follows:

| Name             | Default | Description                                                                                                                                                                                                                                          |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCITR_UART       | 5       | The UART (or USART) number to be used for HCI communication. Valid values are 1 to 6.                                                                                                                                                                |
| HCITR_TXD_PORT   | C       | The port and pin assignment to be used for transmitting                                                                                                                                                                                              |
| HCITR_TXD_PIN    | 12      | data. This pin must be mappable to the TXD signal for the selected UART                                                                                                                                                                              |
| HCITR_RXD_PORT   | D       | The port and pin assignment to be used for receiving data.                                                                                                                                                                                           |
| HCITR_RXD_PIN    | 2       | This pin must be mappable to the RXD signal for the selected UART                                                                                                                                                                                    |
| HCITR_CTS_PORT   | D       | The port and pin assignment to be used for the Clear To                                                                                                                                                                                              |
| HCITR_CTS_PIN    | 1       | Send flow control input. If hardware flow control is used (USE_SOFTWARE_CTS_RTS is not defined) then this pin must be mappable to the CTS signal for the selected UART, otherwise the pin must be used that can be mapped to an available EXTI line. |
| HCITR_RTS_PORT   | D       | The port and pin assignment to be used for the Ready To                                                                                                                                                                                              |
| HCITR_RTS_PIN    | 0       | Send flow control output. If hardware flow control is used (USE_SOFTWARE_CTS_RTS is not defined) then this pin must be mappable to the RTS signal for the selected UART, otherwise any available GPIO may be used.                                   |
| HCITR_RESET_PORT | С       | The port and pin assignment to be used for the baseband                                                                                                                                                                                              |
| HCITR_RESET_PIN  | 9       | reset (nSHUTD) signal.                                                                                                                                                                                                                               |

Other settings:

#### SUPPORT\_TRANSPORT\_SUSPEND:

This macro can be defined to support suspending the HCI transport via a call to HCITR\_COMSuspend(). When the transport is suspended, it will automatically be woken up when data needs to be transmitted or on the EXTI interrupt for the CTS signal. Note that this functionality requires HCILL to be used and HCITR\_COMSuspend() must only be called when HCILL indicates that it is safe.

#### USE\_SOFTWARE\_CTS\_RTS:

This macro can be defined to force the HCI transport to use software controlled CTS/RTS flow control. If this macro is not defined then software managed CTS/RTS will only be used for the UARTs that do not support hardware flow control (UART4 and UART5). It is recommended that Hardware flow control be used when possible. If software flow control is used, care must be taken to assure that interrupts are not disabled for extended periods or the UART receive register may overflow, losing the data.

#### HCITR\_CTS\_IRQ\_HANDLER:

This macro can be defined to a custom function name for the CTS IRQ handler when Software controlled CTS/RTS is used. By default this is defined to map the interrupt handler for the selected EXTI line but it may be overwritten if the interrupt overlaps with others that are handled externally. If this macro is defined to be anything other than the interrupt for the CTS EXTI line, then the function must be called on the falling edge of the CTS line.

#### 2.2 Additional DMA configurations

The release may also contain a HCITRANS that uses DMAs that may be used instead of the default interrupt version. The DMA version will be in a separate directory named "hcitrans.dma" which can replace the default "hcitrans" directory. Note that this driver does not support software based flow control and MUST be used with a USART that includes hardware flow control.

It should also be noted that do to limitations in the ST DMA module and lack of a usable idle interrupt on the UART, the DMA driver must periodically poll to determine if data has been received. If this is not desirable, you may considering tying the USART receive pin to another input capable of resetting an internal timer. This timer can then be used to generate an idle interrupt after data has been received.

This driver requires the following configurations in addition to those required for the interrupt driver:

| Name                  | Default | Description                                  |
|-----------------------|---------|----------------------------------------------|
| HCITR_DMA_RXD_NUMBER  | 2       | The DMA module (1 or 2), Stream and Channel  |
| HCITR_DMA_RXD_STREAM  | 1       | that maps to the receive input for the USART |
| HCITR_DMA_RXD_CHANNEL | 5       | used by HCITANS.                             |
| HCITR_DMA_TXD_NUMBER  | 2       | The DMA module (1 or 2), Stream and Channel  |
| HCITR_DMA_TXD_STREAM  | 6       | that maps to the input for the USART used by |
| HCITR_DMA_TXD_CHANNEL | 5       | HCITANS.                                     |

## 3. Configuring the Platform

The Platform files (the HAL module in particular) is used by the sample applications for initialization, LED, and console functionality. All relevant settings for the HCI UART are contained within "HALCFG.h" in the "STM3240G-EVAL\Platform" directory. This file contains the port and signal configuration for the console UART and LED.

The Port settings are as follows:

| Name             | Default | Description                                                                                                                                                   |  |
|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CONSOLE_UART     | 3       | The UART (or USART) number to be used for the console interface. Valid values are 1 to 6.                                                                     |  |
| CONSOLE_TXD_PORT | С       | The port and pin assignment to be used for transmitting characters to the console. This pin must be mappable to the TXD signal for the selected console UART. |  |
| CONSOLE _TXD_PIN | 12      |                                                                                                                                                               |  |
| CONSOLE_RXD_PORT | С       | The port and pin assignment to be used for receiving                                                                                                          |  |
| CONSOLE_RXD_PIN  | 11      | characters from the console. This pin must be mappable to the RXD signal for the selected console UART.                                                       |  |
| HAL_LED_PORT     | G       | The port and pin assignments to be used for the status LED.                                                                                                   |  |
| HAL_LED_PIN      | 6       |                                                                                                                                                               |  |

### 4. File Distributions

| File       | Contents/Description                |  |  |  |
|------------|-------------------------------------|--|--|--|
| HCITRCFG.h | HCI Transport configuration header. |  |  |  |
| HALCFG.h   | Platform configuration header.      |  |  |  |

#### 4.1 HCI Transport configuration Header File

```
Copyright 2012 - 2013 Stonestreet One.
/*
       All Rights Reserved.
  HCITRCFG - HCI Transport Layer Configuration parameters.
/* Author: Marcus Funk
/*
/*** MODIFICATION HISTORY ****************************
/*
                                                                       */
/*
    mm/dd/yy F. Lastname Description of Modification
   11/08/12 M. Funk Initial creation.
/******************************
#ifndef __HCITRCFGH_
#define __HCITRCFGH_
#include "BTAPITyp.h"
                             /* Bluetooth API Type Definitions.
^{\prime\prime} The following definitions define the UART/USART to be used by the ^{\star\prime}
   ^{\prime\prime} HCI transport and the pins that will be used by the UART. Please ^{\star\prime}
   /* consult the processor's documentation to determine what pins are */
   /* available for the desired UART.
   /* * NOTE * The TXD and RXD pins MUST be map-able to the selected */
   /*
         UART. Additionally, if hardware flow control is desired,*/
             the RTS and CTS pins must also be map-able to the
            selected UART. If software managed flow is used, RTS may*/
            be any available GPIO but CTS must be a GPIO that can be */
           mapped to an available EXTI line. The RESET pin may be \ ^{\star}/
             any available GPIO.
#define HCITR UART
#define HCITR TXD PORT
#define HCITR_TXD PIN
#define HCITR RXD PORT
                        D
#define HCITR_RXD_PIN
#define HCITR RTS PORT
#define HCITR RTS PIN
#define HCITR CTS PORT
#define HCITR_CTS_PIN
#define HCITR RESET PORT C
#define HCITR RESET PIN
   /* Define the following to enable suspend functionality within
   /* HCITRANS. This will shut down the UART when HCITR COMSuspend() is*/
   ^{\prime \star} called and resume normal functionality when data is received in ^{\star \prime}
   /* transmitted.
   /* * NOTE * This functionality requires using a lower power protocol */
       such as HCILL and the UART should only be suspended when */
   /*
             indicated it is safe to do so by the protocol driver.
#define SUPPORT TRANSPORT SUSPEND
   /* Define the following to explicitly enable software controled
   /* CTS/RTS. This is necessary if the pin specified for the CTS and
   /* RTS control lines are not map-able to the specified USART.
   /* * NOTE * This is defined automatically for the UARTs that do not
             support hardware flow control.
```

```
// #define USE SOFTWARE CTS RTS
   /* Define the following if software managed flow control is being
   /\star used and the NVIC interrupt for the CTS EXTI line is being also
   /st used by another EXTI line. The specified function can then be
   /* called by a global interrupt handler when the CTS EXTI interrupt
  /* occurs.
   /* * NOTE * If defined when software managed flow control is used,
   /*
              the NVIC interrupt associated with the CTS EXTI line MUST*/
   /*
              be handled externally and call this function. If not
  /*
              defined, the interrupt will be handled directly by
   /*
              HCITRANS.
// #define HCITR CTS IRQ HANDLER HCITR CTS IrqHandler
/* !!!DO NOT MODIFY PAST THIS POINT!!!
  ^{\prime \star} The following section builds the macros that can be used with the ^{\star \prime}
  /\star STM32F standard peripheral libraries based on the above
  /* configuration.
                                                                       * /
                                                                       * /
  /* Standard C style concatenation macros
__DEF_CONCAT3__(_x_, _y_, _z_)
                                                                       * /
   /st Determine the Peripheral bus that is used by the UART.
#if ((HCITR UART == 1) || (HCITR UART == 6))
   #define HCITR UART APB
  #define HCITR UART APB
#endif
   /* Determine the type of UART.
#if ((HCITR UART == 1) || (HCITR UART == 2) || (HCITR UART == 3) || (HCITR UART == 6))
   #define HCITR UART TYPE
                                      USART
#elif ((HCITR UART == 4) || (HCITR UART == 5))
   #define HCITR_UART_TYPE
                                      UART
   /* These UARTs do not support hardware flow control so make sure that*/
   /* software managed flow control is used.
   #ifndef USE SOFTWARE CTS RTS
     #define USE SOFTWARE CTS RTS
   #endif
   #error Unknown HCITR UART
#endif
   /* The following section builds the macro names that can be used with*/
   /* the STM32F standard peripheral libraries.
  /* UART control mapping.
                                                                      */
                                    (DEF_CONCAT2(HCITR_UART_TYPE, HCITR_UART))
#define HCITR UART BASE
                                      (DEF_CONCAT3(HCITR_UART_TYPE, HCITR_UART, _IRQn))
(DEF_CONCAT3(HCITR_UART_TYPE, HCITR_UART,
#define HCITR UART IRQ
#define HCITR_UART_IRQ_HANDLER
IRQHandler))
#define HCITR UART RCC PERIPH CLK CMD (DEF CONCAT3(RCC APB, HCITR UART APB,
PeriphClockCmd))
#define HCITR UART RCC_PERIPH_CLK_BIT (DEF_CONCAT3(DEF_CONCAT3(RCC_APB, HCITR_UART_APB,
Periph ), HCITR UART TYPE, HCITR UART))
```

```
#define HCITR UART GPIO AF
                                             (DEF CONCAT3 (GPIO AF , HCITR UART TYPE,
HCITR UART))
   /* GPIO mapping.
                                             (DEF_CONCAT2(GPIO, HCITR_TXD_PORT))
#define HCITR TXD GPIO PORT
#define HCITR_RXD_GPIO_PORT
#define HCITR_RTS_GPIO_PORT
                                             (DEF_CONCAT2(GPIO, HCITR_RXD_PORT))
(DEF_CONCAT2(GPIO, HCITR_RTS_PORT))
#define HCITR CTS GPIO PORT
                                             (DEF CONCAT2 (GPIO, HCITR CTS PORT))
#define HCITR_RESET_GPIO_PORT
                                             (DEF_CONCAT2(GPIO, HCITR_RESET_PORT))
                                             (DEF CONCAT2(RCC AHB1Periph GPIO, HCITR_TXD_PORT))
#define HCITR TXD GPIO AHB BIT
#define HCITR_RXD_GPIO_AHB_BIT
                                             (DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_RXD_PORT))
#define HCITR_RTS_GPIO_AHB_BIT
#define HCITR_CTS_GPIO_AHB_BIT
                                             (DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_RTS_PORT))
(DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_CTS_PORT))
#define HCITR RESET GPIO AHB BIT
                                             (DEF CONCAT2 (RCC AHB1Periph GPIO,
HCITR RESET PORT))
   /* Interrupt mapping.
#if (defined(SUPPORT TRANSPORT SUSPEND) || defined(USE SOFTWARE CTS RTS))
   #if (HCITR_CTS_PIN < 5)</pre>
       #define HCITR CTS EXTI NUMBER
                                             HCITR CTS PIN
   #elif (HCITR_CTS_PIN < 10)</pre>
   #define HCITR_CTS_EXTI_NUMBER
#elif (HCITR_CTS_PIN < 15)</pre>
                                             9 5
      #define HCITR CTS EXTI NUMBER
                                             15 10
   #endif
   /* NOTE: "EXTI" is defined in the STM32F std periph headers so can
   /* not be used directly.
   #define HCITR CTS IRQ
                                             (DEF CONCAT3 (EXT, DEF CONCAT2 (I,
HCITR_CTS_EXTI_NUMBER), _IRQn))
   #define HCITR CTS EXTI PORT
                                             (DEF CONCAT2 (EXTI PortSourceGPIO, HCITR CTS PORT))
                                             (DEF_CONCAT2(EXTI_Line, HCITR_CTS_PIN))
   #define HCITR CTS IRQ LINE
   #ifndef HCITR CTS IRQ HANDLER
      #define HCITR CTS IRQ HANDLER
                                             (DEF CONCAT3 (EXT, DEF CONCAT2 (I,
HCITR_CTS_EXTI_NUMBER), __IRQHandler))
   #endif
#endif
#endif
```

#### 4.2 HCI Transport DMA configuration Header File

```
Copyright 2012 - 2013 Stonestreet One.
/*
       All Rights Reserved.
/* HCITRCFG - HCI Transport Layer Configuration parameters.
/* Author: Marcus Funk
/*
/*** MODIFICATION HISTORY ***********************************
    mm/dd/yy F. Lastname Description of Modification
/* 11/08/12 M. Funk Initial creation.
#ifndef __HCITRCFGH_
#define HCITRCFGH
#include "BTAPITyp.h"
                            /* Bluetooth API Type Definitions.
^{\prime\star} The following definitions define the UART/USART to be used by the ^{\star\prime}
  ^{\prime \star} HCI transport and the pins that will be used by the UART. Please ^{\star \prime}
   /* consult the processor's documentation to determine what pins are */
  /* available for the desired UART.
   /* * NOTE * The TXD, RXD, RTS and CTS pins MUST be map-able to the
             selected UART. The RESET pin may be any available GPIO.
   /* * NOTE * The DMA settinsg (Number = 1 or 2, Stream and channel)
  /* must map to the RXD and TXD streams for the selected
/*
#define HCITR UART
#define HCITR TXD PORT
#define HCITR TXD PIN
                             14
#define HCITR RXD PORT
#define HCITR_RXD_PIN
#define HCITR RTS PORT
                              G
#define HCITR RTS PIN
#define HCITR CTS PORT
#define HCITR CTS PIN
#define HCITR RESET PORT
#define HCITR RESET PIN
   /* The following definitons define the DMA infomation for receive and*/
   ^{\prime \star} transmit on the HCI UART. This includes the DMA number (either 1 ^{\star \prime}
  /* or 2) as well as the stream and channel.
  /* DMA for the specified UART (see the DMA sections of the */
processor's User Manual)
   /\!\!\!\!\!\!^{\star} * NOTE * The DMA information MUST map to the receive and transmit */
             processor's User Manual).
#define HCITR_DMA_RXD_NUMBER
#define HCITR DMA_RXD_STREAM
                              1
#define HCITR DMA RXD CHANNEL 5
#define HCITR DMA TXD NUMBER
#define HCITR DMA TXD STREAM
#define HCITR_DMA_TXD_CHANNEL
```

```
/* Define the following to enable suspend functionality within
   /* HCITRANS. This will shut down the UART when HCITR COMSuspend() is*/
   /* called and resume normal functionality when data is received in
                                                                    */
  /* transmitted.
   /* * NOTE * This functionality requires using a lower power protocol */
              such as HCILL and the UART should only be suspended when */
             indicated it is safe to do so by the protocol driver.
#define SUPPORT TRANSPORT SUSPEND
   /* Define the following if software managed flow control is being
   /* used and the NVIC interrupt for the CTS EXTI line is being also
   /st used by another EXTI line. The specified function can then be
   /* called by a global interrupt handler when the CTS EXTI interrupt
   /* occurs.
   /* * NOTE * If defined when software managed flow control is used,
                                                                     * /
   /*
             the NVIC interrupt associated with the CTS EXTI line MUST*/
   /*
              be handled externally and call this function. If not
   /*
              defined, the interrupt will be handled directly by
   /*
                                                                     */
              HCITRANS.
// #define HCITR CTS IRQ HANDLER HCITR CTS IrqHandler
   /* Define the following to enable debug logging of HCI traffic. If */
   /\star this macro is defined, all incomming and outgoing traffic will be \star/
   /* logged via BTPS_OutputMessage().
// #define HCITR ENABLE DEBUG LOGGING
/* !!!DO NOT MODIFY PAST THIS POINT!!!
/***********************
  /st The following section builds the macros that can be used with the st/
  /* STM32F standard peripheral libraries based on the above
  /* configuration.
                                                                     * /
  /* Standard C style concatenation macros
#define DEF_CONCAT2(_x_, _y_)
__DEF_CONCAT2__(_x_, _y_)
#define __DEF_CONCAT2__(_x_, _y_)
                                    _x_ ## _y_
DEF CONCAT3__(_x_, _y_, _z_)
   /st Determine the Peripheral bus that is used by the UART.
                                                                     * /
#if ((HCITR UART == 1) || (HCITR UART == 6))
  #define HCITR UART APB
#else
  #define HCITR UART APB
#endif
   /* Determine the type of UART.
#if ((HCITR UART == 1) || (HCITR UART == 2) || (HCITR UART == 3) || (HCITR UART == 6))
   #define HCITR UART TYPE
                                     USART
   #error Unknown HCITR UART or UART not supported
#endif
   /* The following section builds the macro names that can be used with*/
  /\star the STM32F standard peripheral libraries.
  /* UART control mapping.
#define HCITR UART BASE
                                     (DEF CONCAT2 (HCITR UART TYPE, HCITR UART))
#define HCITR UART RCC PERIPH CLK CMD (DEF CONCAT3(RCC APB, HCITR UART APB,
PeriphClockCmd))
#define HCITR UART RCC PERIPH CLK BIT (DEF CONCAT3(DEF CONCAT3(RCC APB, HCITR UART APB,
Periph ), HCITR UART TYPE, HCITR UART))
#define HCITR_UART_GPIO_AF
                                     (DEF CONCAT3 (GPIO AF , HCITR UART TYPE,
HCITR UART))
```

```
/* GPIO mapping.
                                                                                     */
                                              (DEF_CONCAT2(GPIO, HCITR_TXD_PORT))
#define HCITR_TXD_GPIO_PORT
#define HCITR_RXD_GPIO_PORT
#define HCITR_RTS_GPIO_PORT
#define HCITR_CTS_GPIO_PORT
                                              (DEF_CONCAT2(GPIO, HCITR_RXD_PORT))
(DEF_CONCAT2(GPIO, HCITR_RTS_PORT))
                                              (DEF_CONCAT2(GPIO, HCITR_CTS_PORT))
#define HCITR RESET GPIO PORT
                                              (DEF CONCAT2 (GPIO, HCITR RESET PORT))
#define HCITR TXD GPIO AHB BIT
                                              (DEF CONCAT2 (RCC AHB1Periph GPIO, HCITR TXD PORT))
#define HCITR_RXD_GPIO_AHB_BIT
                                              (DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_RXD_PORT))
#define HCITR_RTS_GPIO_AHB_BIT
#define HCITR_CTS_GPIO_AHB_BIT
                                              (DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_RTS_PORT))
(DEF_CONCAT2(RCC_AHB1Periph_GPIO, HCITR_CTS_PORT))
#define HCITR_RESET_GPIO_AHB_BIT
                                              (DEF_CONCAT2(RCC_AHB1Periph_GPIO,
HCITR RESET PORT))
   /* DMA Mapping.
#define HCITR_TXD_DMA_AHB BIT
                                              (DEF CONCAT2 (RCC AHB1Periph DMA,
HCITR_DMA_TXD_NUMBER))
#define HCITR_TXD_DMA_CHANNEL
                                              (DEF_CONCAT2(DMA_Channel_, HCITR_DMA_TXD_CHANNEL))
#define HCITR_TXD_DMA_STREAM
                                             (DEF CONCAT2 (DEF CONCAT3 (DMA,
HCITR_DMA_TXD_NUMBER, _Stream), HCITR_DMA_TXD_STREAM))
#define HCITR RXD DMA AHB BIT
                                              (DEF CONCAT2 (RCC AHB1Periph DMA,
HCITR DMA RXD NUMBER))
#define HCITR_RXD_DMA_CHANNEL
                                              (DEF_CONCAT2(DMA_Channel_, HCITR_DMA_RXD_CHANNEL))
#define HCITR RXD DMA STREAM
                                              (DEF_CONCAT2 (DEF_CONCAT3 (DMA,
HCITR DMA RXD NUMBER, Stream), HCITR DMA RXD STREAM))
                                              (DEF_CONCAT2(DMA_FLAG_TCIF, HCITR_DMA_TXD_STREAM))
(DEF_CONCAT2(DMA_FLAG_HTIF, HCITR_DMA_TXD_STREAM))
(DEF_CONCAT2(DMA_FLAG_TEIF, HCITR_DMA_TXD_STREAM))
#define HCITR_TXD_DMA_FLAG_TCIF
#define HCITR_TXD_DMA_FLAG_HTIF
#define HCITR TXD DMA FLAG TEIF
#define HCITR_TXD_DMA_FLAG_DMEIF
                                              (DEF CONCAT2 (DMA FLAG DMEIF,
HCITR_DMA_TXD_STREAM))
#define HCITR_TXD_DMA_FLAG_FEIF
                                              (DEF CONCAT2 (DMA FLAG FEIF, HCITR DMA TXD STREAM))
                                              (DEF_CONCAT2(DMA_FLAG_TCIF, HCITR_DMA_RXD_STREAM))
(DEF_CONCAT2(DMA_FLAG_HTIF, HCITR_DMA_RXD_STREAM))
#define HCITR RXD DMA FLAG TCIF
#define HCITR RXD DMA FLAG HTIF
#define HCITR RXD DMA FLAG TEIF
                                              (DEF CONCAT2 (DMA FLAG TEIF, HCITR DMA RXD STREAM))
#define HCITR_RXD_DMA FLAG DMEIF
                                              (DEF CONCAT2 (DMA FLAG DMEIF,
HCITR_DMA_RXD_STREAM))
#define HCITR RXD DMA FLAG FEIF
                                              (DEF CONCAT2 (DMA FLAG FEIF, HCITR DMA RXD STREAM))
#define HCITR TXD IRQ
                                              (DEF_CONCAT3 (DEF_CONCAT3 (DMA,
HCITR DMA TXD NUMBER, Stream), HCITR DMA TXD STREAM, IRQn))
#define HCITR_RXD_IRQ (DEF CONCAT3(DEF CONCAT)
                                             (DEF CONCAT3 (DEF CONCAT3 (DMA,
HCITR_DMA_RXD_NUMBER, _Stream), HCITR_DMA_RXD_STREAM, _IRQn))
#define HCITR TXD IRQHandler
                                             (DEF CONCAT3 (DEF CONCAT3 (DMA,
HCITR_DMA_TXD_NUMBER, _Stream), HCITR_DMA_TXD_STREAM, _IRQHandler))
#define HCITR RXD IRQHandler
                                             (DEF CONCAT3 (DEF CONCAT3 (DMA,
HCITR DMA RXD NUMBER, Stream), HCITR DMA RXD STREAM, TRQHandler))
   /* Location of the Data register for the UART in use.
#define HCITR_UART_DR_REGISTER_ADDRESS (((unsigned int)(DEF_CONCAT3(HCITR_UART_TYPE,
HCITR_UART, _BASE))) + 4)
                                                                                     * /
   /* Interrupt mapping.
#ifdef SUPPORT TRANSPORT SUSPEND
   #if (HCITR CTS PIN < 5)
       #define HCITR CTS EXTI NUMBER
                                             HCITR CTS PIN
   #elif (HCITR_CTS_PIN < 10)
    #define HCITR_CTS_EXTI_NUMBER</pre>
                                              9_5
   #elif (HCITR CTS PIN < 16)
       #define HCITR CTS EXTI NUMBER
                                             15 10
   #endif
   /* NOTE: "EXTI" is defined in the STM32F std periph headers so can
   /* not be used directly.
                                              (DEF CONCAT3 (EXT, DEF CONCAT2 (I,
   #define HCITR CTS IRQ
HCITR CTS EXTI NUMBER), IRQn))
   #define HCITR_CTS_EXTI_PORT
                                             (DEF_CONCAT2(EXTI_PortSourceGPIO, HCITR_CTS_PORT))
   #define HCITR CTS IRQ LINE
                                              (DEF CONCAT2 (EXTI Line, HCITR CTS PIN))
```

```
#ifndef HCITR_CTS_IRQ_HANDLER
     #define HCITR_CTS_IRQ_HANDLER
HCITR_CTS_EXTI_NUMBER), _IRQHandler))
#endif

#endif
#endif
```

#### 4.3 Platform Configuration Header File

```
Copyright 2012 - 2013 Stonestreet One.
/*
      All Rights Reserved.
/*
  HALCFG - Hardware Abstraction Layer Configuration parameters.
/* Author: Marcus Funk
/*
/*** MODIFICATION HISTORY ***********************************
    mm/dd/yy F. Lastname Description of Modification
    -----
                        _____
/* 11/08/12 M. Funk Initial creation.
#ifndef __HCITRCFGH_
#define __HCITRCFGH__
#include "BTAPITyp.h"
                         /* Bluetooth API Type Definitions.
/* The following definitions define the UART/USART to be used by the */
  ^{\prime \star} HCI transport and the pins that will be used by the UART. Please ^{\star \prime}
  ^{\prime \star} consult the processor's documentation to determine what pins are ^{\star \prime}
  /\star available for the desired UART.
  UART. Additionally, if hardware flow control is desired,*/
  /*
          the RTS and CTS pins must also be map-able to the */
selected UART. If software managed flow is used, RTS may*/
  /* mapped to an available EXTI line. The RESET pin may be */
/* any available CRIO
          be any available GPIO but CTS must be a GPIO that can be ^{\star}/
           any available GPIO.
#define CONSOLE UART
#define CONSOLE TXD PORT C
#define CONSOLE TXD PIN 10
#define CONSOLE RXD PORT C
#define CONSOLE_RXD PIN 11
#define HAL_LED_PORT
#define HAL_LED_PIN
                    G
/* !!!DO NOT MODIFY PAST THIS POINT!!!
  ^{\prime \star} The following section builds the macros that can be used with the ^{\star \prime}
  /* STM32F standard peripheral libraries based on the above
  /* configuration.
/* Standard C style concatenation macros
/* Determine the Peripheral bus that is used by the UART.
#if ((CONSOLE UART == 1) || (CONSOLE_UART == 6))
  #define CONSOLE UART APB
```

```
#define CONSOLE UART APB
                                            1
#endif
   /\!\!\!\!\!^{\star} Determine the type of UART.
#if ((CONSOLE UART == 1) || (CONSOLE UART == 2) || (CONSOLE UART == 3) || (CONSOLE UART
   #define CONSOLE UART TYPE
#elif ((HCITR UART == 4) || (HCITR UART == 5))
   #define CONSOLE UART TYPE
                                            UART
#else
   #error Unknown CONSOLE UART
#endif
   /* The following section builds the macro names that can be used with*/
   /\star the STM32F standard peripheral libraries.
   /* UART control mapping.
#define CONSOLE UART BASE
                                             (DEF_CONCAT2(CONSOLE_UART_TYPE, CONSOLE_UART))
#define CONSOLE UART IRQ
                                             (DEF CONCAT3 (CONSOLE UART TYPE, CONSOLE UART,
IRQn))
#define CONSOLE_UART_IRQ_HANDLER
                                             (DEF CONCAT3 (CONSOLE UART TYPE, CONSOLE UART,
IRQHandler))
#define CONSOLE UART RCC PERIPH CLK CMD
                                            (DEF CONCAT3 (RCC APB, CONSOLE UART APB,
PeriphClockCmd))
#define CONSOLE UART RCC PERIPH CLK BIT (DEF CONCAT3(DEF CONCAT3(RCC APB,
CONSOLE UART APB, Periph ), CONSOLE UART TYPE, CONSOLE UART))
#define CONSOLE UART GPIO AF
                                             (DEF CONCAT3 (GPIO AF , CONSOLE UART TYPE,
CONSOLE_UART))
   /* GPIO mapping.
#define CONSOLE_TXD_GPIO_PORT
#define CONSOLE_RXD_GPIO_PORT
                                            (DEF_CONCAT2(GPIO, CONSOLE_TXD_PORT))
(DEF_CONCAT2(GPIO, CONSOLE_RXD_PORT))
#define HAL LED GPIO PORT
                                             (DEF CONCAT2 (GPIO, HAL LED PORT))
#define CONSOLE TXD GPIO AHB BIT
                                             (DEF CONCAT2 (RCC AHB1Periph GPIO,
CONSOLE TXD PORT))
#define CONSOLE RXD GPIO AHB BIT
                                             (DEF CONCAT2 (RCC AHB1Periph GPIO,
CONSOLE RXD PORT))
                                             (DEF_CONCAT2(RCC_AHB1Periph_GPIO, HAL_LED_PORT))
#define HAL_LED_GPIO_AHB_BIT
#endif
```